Latest Posts

Sep 24, 2021

The CXL™ Consortium and PCI-SIG® are excited to announce a memorandum of understanding (MOU) between the two organizations.

  • Standards & Compliance
  • PCIe
  • PCI-SIG
  • CXL
  • PCI Express specification
  • CXL Consortium
Aug 25, 2021

With the emergence of autonomous vehicles, AI-based advanced driver assistance systems (ADAS) and in-vehicle infotainment (IVI), today’s automobiles are becoming high-tech “servers on wheels.” PCI Express® (PCIe®) technology is expanding to become the interconnect of choice in automotive applicat

  • Systems & Applications
  • automotive
  • PCIe
  • PCI Express
  • PCIe Retimer
  • PCIe connectivity
  • PCIe CEM
  • PCIe Security
  • PCIe low power
  • PCI-SIG Automotive Taskforce.
Aug 19, 2021

The upcoming PCIe® 6.0 specification introduces Flow Control Unit (FLIT) encoding, which enables the specification to provide low latency with high efficiency. FLIT mode is adopted for the PCIe 6.0 architecture because error correction needs to operate on fixed sized packets.

  • PCIe 6.0
  • PCI Express 6.0
  • PAM4
  • PCIe FEC
  • Forward Error Correction
  • FLIT
Aug 19, 2021

The upcoming PCIe® 6.0 specification introduces Flow Control Unit (FLIT) encoding, which enables the specification to provide low latency with high efficiency. FLIT mode is adopted for the PCIe 6.0 architecture because error correction needs to operate on fixed sized packets.

  • PCIe 6.0
  • PCI Express 6.0
  • PAM4
  • PCIe FEC
  • Forward Error Correction
  • FLIT
Jun 05, 2021

Mohiuddin Mazumder of Intel was honored at this year’s PCI-SIG US DevCon

  • Developers Conference
  • PCI-SIG DevCon
  • PCI-SIG
  • PCI Express
Jun 05, 2021

Mohiuddin Mazumder of Intel was honored at this year’s PCI-SIG US DevCon

  • Developers Conference
  • PCI-SIG DevCon
  • PCI-SIG
  • PCI Express
Jun 05, 2021

Manisha Nilange of Intel was honored at this year’s PCI-SIG US DevCon

  • Developers Conference
  • PCI-SIG DevCon
  • PCI-SIG
  • PCI Express
Jun 05, 2021

Manisha Nilange of Intel was honored at this year’s PCI-SIG US DevCon

  • Developers Conference
  • PCI-SIG DevCon
  • PCI-SIG
  • PCI Express
Apr 09, 2021

With global health and safety concerns related to the Covid-19 pandemic still greatly limiting in-person events in 2021, PCI-SIG® continues to offer compliance workshop opportunities to our members virtually.

  • Standards & Compliance
  • PCIe 6.0 specification
  • PAM4 signaling
  • PCIe 6.0 architecture
  • PCIe form factor
  • FLIT Mode
  • PCIe FEC
Sep 28, 2020

The PCI Express® (PCIe®) 6.0 specification will feature two primary mechanisms to correct errors: Forward Error Correction (FEC) and Cyclic Redundancy Check (CRC). Each 256-byte FLIT comprises of 242 bytes of payload which are protected by 8 Bytes of CRC.

  • Systems & Applications
  • PCIe 6.0
  • PCI Express 6.0
  • PCIe FEC

Pages