Latest Posts
Author’s Note: This blog discusses new functionality introduced in the PCIe 6.0 specification, but please note that subsequent revisions have been published. Developers should always work from the latest revision to ensure they see all specification errata.
- PCI Express Specification
- PCI Express 6.0 Specification
- PCIe 6.0 specification
- PCI Express 6.0
- PCIe 6.0 FEC
- PCIe PAM4
- PCIe L0p
- PCIe low power
Servers are challenged to process more intricate and diverse types of workloads in cloud, hybrid-cloud and enterprise data centers.
- Systems & Applications
- AI
- Data Centers
- Servers
- PCIe 5.0 specification
- PCIe 6.0 specification
- PCIe retimers
Author’s Note: This blog discusses new functionality introduced in the PCIe 6.0 specification, but please note that the PCIe 6.0.1 and PCIe 6.1 specification revisions have been published.
- PCI Express Specification
- PCI Express 6.0 Specification
- PCIe 6.0 specification
- PCI Express 6.0
- PCI Express 6.0 Forward Error Correction
- PCIe 6.0 FEC
- FLIT Mode
Author’s Note: This blog discusses new functionality introduced in the PCIe 6.0 specification, but please note that the PCIe 6.0.1 and PCIe 6.1 specification revisions have been published.
- PCI Express Specification
- PCI Express 6.0 Specification
- PCIe 6.0 specification
- PCI Express 6.0
- PCI Express 6.0 Forward Error Correction
- PCIe 6.0 FEC
- FLIT Mode
With the widespread adoption of compute-intensive workloads – such as artificial intelligence and machine learning – in enterprise and cloud data centers, high-speed, low-latency interconnects like PCI Express® architecture are required to connect high-performance nodes.
- Standards & Compliance
- PCIe 4.0
- PCIe 5.0
- PCIe retimers
- PCIe redrivers
- PCIe 5.0 specification
With the widespread adoption of compute-intensive workloads – such as artificial intelligence and machine learning – in enterprise and cloud data centers, high-speed, low-latency interconnects like PCI Express® architecture are required to connect high-performance nodes.
- Standards & Compliance
- PCIe 4.0
- PCIe 5.0
- PCIe retimers
- PCIe redrivers
- PCIe 5.0 specification
I am happy to share that PCI-SIG® has begun developing the PCI Express® (PCIe®) 6.0 specification, targeted for release in 2021.
- Systems & Applications
- PCIe 6.0
- PCI Express 6.0
- PCIe PAM4
- PCIe FEC
- PCIe Forward Error Correction
- PCIe 6.0 specification
- PCI Express 6.0 Specification
- PCI Express PAM4
- PCIe 6.0 FEC
- PCI Express 6.0 FEC
- PCIe6.0 Forward Error Correction
- PCI Express 6.0 Forward Error Correction
I am happy to share that PCI-SIG® has begun developing the PCI Express® (PCIe®) 6.0 specification, targeted for release in 2021.
- Systems & Applications
- PCIe 6.0
- PCI Express 6.0
- PCIe PAM4
- PCIe FEC
- PCIe Forward Error Correction
- PCIe 6.0 specification
- PCI Express 6.0 Specification
- PCI Express PAM4
- PCIe 6.0 FEC
- PCI Express 6.0 FEC
- PCIe6.0 Forward Error Correction
- PCI Express 6.0 Forward Error Correction
PCI-SIG has built its reputation on delivering high quality PCI Express® (PCIe) specifications that have doubled bandwidth on average every three years, while maintaining full backwards compatibility with prior generations.
- Signal Integrity
- PCIe Lane Margining
- PCIe 4.0
- PCI Express 4.0
- PCIe Bandwidth
- PCIe retimers
- PCIe Test Equipment
At PCI-SIG, we take pride in ensuring that our specifications operate without a hitch. However, sometimes PCI Express developers need to submit Engineering Change Requests (ECRs) to update parts of the specification so that PCIe integrated products can reach their optimal functionality.
- Standards & Compliance
- PCIe Engineering Change Requests
- Firmware
- UEFI
- ACPI